| <b>Total</b> | No. | of | printed | nages | = 3 |
|--------------|-----|----|---------|-------|-----|
|--------------|-----|----|---------|-------|-----|

| CSE | 1 | 01 | 90 |    |
|-----|---|----|----|----|
| Lor |   | ×ι | 30 | v. |

| CSE 18     | 1303                                                                             |
|------------|----------------------------------------------------------------------------------|
| Roll No. o | f candidate                                                                      |
| 1.         | 2021                                                                             |
|            | B.Tech. 3 <sup>rd</sup> Semester End-Term Examination                            |
|            | CSE                                                                              |
|            | DIGITAL SYSTEMS                                                                  |
|            | (New Regulation)                                                                 |
|            | (w.e.f. 2017–2018)                                                               |
|            | (New Syllabus)                                                                   |
|            | (w.e.f. 2018–2019)                                                               |
| Full Mark  | ks - 70 Time - Three hours                                                       |
|            |                                                                                  |
|            | The figures in the margin indicate full marks for the questions.                 |
|            | Answer question No. 1 and any four from the rest.                                |
| 1. Ans     | wer the following (MCQ/Fill in the blanks) $(10 \times 1 = 10)$                  |
| (i)        | In a 2 input NAND gate if one of the input is permanently connected to           |
|            | Logic 0, the output will be ———                                                  |
| (ii)       |                                                                                  |
| (iii)      | Bubbled OR gate is equal to — gate.                                              |
| (iv)       | On Karnaugh map grouping of 0's produces————                                     |
|            | (a) SOP expression                                                               |
|            | (b) POS expression                                                               |
|            | (c) Non simplified expression                                                    |
|            | (d) Not allowed                                                                  |
| (v)        | A 6 bit DAC has a step size of 50 mV What will be the full scale output voltage? |
|            | (a) 5V                                                                           |
|            | (b) 3.15V                                                                        |
|            | (c) 3.2 mV                                                                       |
|            | (d) 50 mV                                                                        |

|    | (vi)  | Whi    | ch of the following is an Analog to digital converter                                |                    |
|----|-------|--------|--------------------------------------------------------------------------------------|--------------------|
|    |       | (a)    | Successive Approximation                                                             |                    |
|    |       | (b)    | Flash type                                                                           |                    |
|    |       | (c)    | Weighted resistor/converter                                                          |                    |
|    |       | (d)    | Both (a) and (b)                                                                     |                    |
|    | (vii) | Defi   | ne Fan-out?                                                                          |                    |
|    | (viii | ) Stat | e De-Morgan's theorem.                                                               |                    |
|    | (ix)  | Whi    | ch logic family is the fastest of all the logic families?                            |                    |
|    | (x)   | Whe    | nt is MOD of a counter?                                                              |                    |
| 2. | (a)   | Do t   | the following conversions                                                            | (4)                |
|    |       | (i)    | (89.325) <sub>10</sub> to binary                                                     |                    |
|    |       | (ii)   | (543.621) <sub>8</sub> to hexadecimal                                                |                    |
|    |       | (iii)  | Binary (110010100) <sub>2</sub> to Gray                                              |                    |
|    |       | (iv)   | (FAC.4B) <sub>16</sub> to Binary                                                     |                    |
|    | (b)   | Do t   | the following arithmetic                                                             | (2×4=8)            |
|    |       | (i)    | Given the two binary numbers $X = 1010100$ and $Y = 1100101$ . using 2's complement. | Find X-Y           |
|    |       | (ii)   | Add the numbers in BCD: 171 + 188                                                    |                    |
|    | (c)   | For    | (292) <sub>10</sub> (1204) <sub>b</sub> , determine the base b.                      | (3)                |
| 3. | (a)   | Usir   | ng Boolean algebra simplify the following expression.                                | (4)                |
|    |       | F =    | $AB + \overline{C}(\overline{AB + AC})$                                              |                    |
|    | (b)   | Con    | evert Y = ABC +AC +AB to standard SOP. Also find its corress.                        | esponding<br>(6)   |
|    | (c)   | Sim    | plify using K-map: $Y = \Sigma m(1,3,7,8,12,13) + d(0,2,9,11,14,15)$                 | (5)                |
| 4. | (a)   | Stat   | te the difference between combinational circuit and sequenti                         | al circuit.<br>(2) |
|    | (b)   | Des    | ign a full subtractor circuit.                                                       | (5)                |
|    | (c)   | Des    | ign 16:1 MUX using 4:1 MUX.                                                          | (4)                |
|    | (d)   | Imp    | element the following function using 3 to 8 line decoder.                            | (4)                |
|    |       | (i)    | $F(A,B,C) = \Sigma m(0,2,5,6,7)$                                                     |                    |
|    |       | (ii)   | $F(X,Y,Z) = \prod M(0,1,4,5)$                                                        |                    |
| cs | E 181 | 303    | 2                                                                                    |                    |

[Turn over

| <ul><li>5.</li><li>6.</li></ul> | (a)<br>(b)<br>(c)<br>(a)<br>(b)<br>(c) | State the differences between latches and flip flops.  What is Race around condition? With a neat diagram explain the Master Slave JK flip flop?  Describe the operation of 4 bit bidirectional shift register.  What do you mean by synchronous and asynchronous counters?  Design and implement MOD-6 asynchronous counter using T floring a synchronous counter that goes through the states 0,3, | (5)<br>(5)<br>(2)<br>ip flop. (5) | CSI                                                                                                                | nd No. of printed pages ≈ 3  E 181303  No. of candidate 2021                                                                                                                                                               |
|---------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>7.</b>                       | (a)<br>(b)                             | te short notes on any three R-2R Ladder D/A converter CMOS NAND                                                                                                                                                                                                                                                                                                                                      | (3 × 5 = 15)                      | B.Tech. 3 <sup>rd</sup> Semester End-Term Examination<br>CSE<br>DIGITAL SYSTEMS<br>(New Regulation & New Syllabus) |                                                                                                                                                                                                                            |
|                                 | (c)                                    | ROMS and applications PAL and PLA                                                                                                                                                                                                                                                                                                                                                                    |                                   | Fuli                                                                                                               | Marks - 70 Time - Three hours                                                                                                                                                                                              |
|                                 | (e)                                    | 4 bit even and odd parity generator.                                                                                                                                                                                                                                                                                                                                                                 |                                   | 1.                                                                                                                 | The figures in the margin indicate full marks for the questions. Answer question No. 1 and any four from the rest. Choose the correct answer of the following: $(10\times 1=10)$                                           |
| •                               |                                        |                                                                                                                                                                                                                                                                                                                                                                                                      |                                   |                                                                                                                    | (i) A ripple counter is a  (a) Synchronous counter (b) Asynchronous counter (c) Parallel counter (d) None of the above  (ii) The no. of comparators in a 4-bit flash ADC is                                                |
|                                 |                                        |                                                                                                                                                                                                                                                                                                                                                                                                      |                                   |                                                                                                                    | (a) 4 (b) 15 (c) 5 (d) 16 (iii) An n-bit ADC using V as reference voltage has a resolution of (a) V/2 <sup>n</sup> (b) V/(2 <sup>n</sup> -1)                                                                               |
|                                 |                                        |                                                                                                                                                                                                                                                                                                                                                                                                      |                                   |                                                                                                                    | (c) V.n (d) None of the above  (iv) Which of the following memories must be refreshed many times per second?  (a) EPROM (b) ROM  (c) Static RAM (d) Dynamic RAM                                                            |
|                                 |                                        |                                                                                                                                                                                                                                                                                                                                                                                                      |                                   |                                                                                                                    | (v) As compared to TTL, ECL has  (a) Lower power dissipation (b) Higher propagation delay  (c) Lower propagation delay (d) Higher noise margin  (vi) The smallest number that can be represented in 10 bits 2's complement |
|                                 |                                        |                                                                                                                                                                                                                                                                                                                                                                                                      | ;<br>()•                          |                                                                                                                    | representation is  (a) -256 (b) -512                                                                                                                                                                                       |

(c) -1024

## 2021

## Tech. 3rd Semester End-Term Examination

## DIGITAL SYSTEMS

> (b) -512 (d) None of the above

> > [Turn over

- (vii) Which of the following statement is correct?
  - (a)  $A \times OR 0 = \overline{A}$

- (b) A XOR 0 = A
- (c) A XNOR 0 = 1
- (d)  $A \times NOR 0 = A$
- (viii) 2's complement of binary number 0101 is \_\_\_\_\_
  - (a) 1011

(b) 1111

(c) 1101

- (d) 1110
- (ix) The logic behind NOR gate is that it gives
  - (a) High output when both the inputs are low
  - (b) Low output when both the inputs are low
  - (c) High output when both the inputs are high
  - (d) None of the above
- (x) In which of the following radix system, 123 is not a valid number
  - (a) Radix 10

(b) Radix 16

(c) Radix 8

- (d) Radix 3
- 2. Answer any three of the following:

 $(3 \times 5 = 15)$ 

(a) Find the Boolean function realized by the logic circuit shown below in SOP form. Also express the same expression in Standard SOP form.



- (b) What is race around condition and how it can be avoided?
- (c) Design a 4-bit Carry Look Ahead adder using full adder as basic building block.
- (d) With neat diagram, explain the architecture of FPGA. Mention some of its applications.
- 3. (a) Design a 3-bit BCD to Excess-3 converter with neat diagram.
  - (b) Write short note on any two of the following-

 $(2 \times 5 = 10)$ 

(5)

- (i) Flash ADC
- (ii) R-2R Ladder Digital to Analog converter
- (iii) Content Addressable Memory

CSE 181303

2

(a) The Boolean function F(R, S, T) is expressed as-

(3+3=6)

- $F = \overline{R}S\overline{T} + R\overline{S}T + RST$
- (i) Express F in the minimum SOP form using K-map.
- (ii) Express F in the minimum POS form.
- Design JK flip-flop using SR flip-flop. Mention some of the applications of D flip-flop. (4+2)
- Why gray codes are known as "self-reflecting codes"?

(3)

- (a) Design a 3-bit asynchronous up-down counter with neat diagram.
  - (b) For the circuit shown in the figure, the delay of the bubbled NAND gate is 2ns and that of the counter is assumed to be zero. If the clock (Clk) frequency is 1 GHz, then calculate the modulus of the counter. (5)



(c) A three bit pseudo random number generator is shown. Initially the value of output Y = Y<sub>2</sub> Y<sub>1</sub> Y<sub>0</sub> is set to 111. What is the value of output Y after three clock cycles? (3)



- (a) With neat diagram, explain the working of TTL NAND gate using Totem Pole output configuration.
  - b) Design the basic and universal logic gates using only 2:1 multiplexers. (5)
  - (c) Mention the differences between Mealy and Moore state machine.

(3)

CSE 181303

- 8